## PENDING CLAIMS The following is a complete list of claims currently pending in the application. No claims have been added, amended, or deleted in the present correspondence. I. (Original) A method of forming an active device, the method comprising: performing a first patterning operation on a first plurality of layers, the first patterning operation defining a first feature of the active device; and performing a second patterning operation on at least one patterned layer of the first plurality of layers, the second patterning operation defining a second feature of the active device, wherein the first and second patterning operations are performed substantially back-to-back. 2. (Original) The method of Claim 1, wherein the first patterning operation includes: etching the first plurality of layers into a first plurality of strips oriented in a first direction. 3. (Original) The method of Claim 2, wherein the second patterning operation includes: ctching at least one strip of the first plurality of strips in a second direction, the second direction being different than the first direction, to create a pillar. - 4. (Original) The method of Claim 3, wherein at least one strip of the first plurality of strips comprises a first terminal of the active device. - 5. (Original) The method of Claim 4, wherein the pillar comprises another portion of the active device. - 6. (Original) The method of Claim 4, further including: depositing a first dielectric after both first and second patterning operations; and planarizing the first dielectric to expose a surface of the active device. - 7. (Original) The method of Claim 6, further including performing a cleaning step after planarizing. - 8. (Original) The method of Claim 6, further including: depositing a second plurality of layers on the surface of the active device and the first dielectric; and etching the second plurality of layers into a second plurality of strips oriented in the second direction. - Original) The method of Claim 8, wherein said second plurality of strips is not self-aligned to the pillar. - 10. (Original) The method of Claim 8, wherein at least one strip of the second plurality of strips comprises a second terminal of the active device. - I1. (Original) The method of Claim 1, wherein the first plurality of layers includes an antifuse layer fully etched through by the first patterning operation, but not fully etched through by the second patterning operation. - 12. (Original) The method of Claim 1, wherein the first plurality of layers includes an antifuse layer fully etched through by both the first and second patterning operations. - 13. (Withdrawu) A method of forming diodes in an array, the method comprising: performing a first patterning operation on a first plurality of layers, the first plurality of layers including at least one of a P-type layer and an N-type layer, the first patterning operation forming a first plurality of strips; and performing a second patterning operation on at least one layer of the first plurality of strips, wherein the first and second patterning operations are performed substantially back-to-back. - 14. (Withdrawn) The method of Claim 13, wherein the first plurality of strips are oriented in a first direction. - 15. (Withdrawn) The method of Claim 14, wherein during the second patterning operation at least one of the first plurality of strips is etched in a second direction, the second direction being different than the first direction. - 16. (Withdrawn) The method of Claim 15, wherein the first plurality of strips include first terminals of the diodes. - 17. (Withdrawn) The method of Claim 15, wherein unetched strips of the first plurality of strips comprise a portion of the diodes and etched strips of the first plurality of strips comprise another portion of the diodes. - 18. (Withdrawn) The method of Claim 16, further including: depositing a first dielectric after first and second patterning operations; and planarizing the first dielectric to expose a surface of the diodes. - 19. (Withdrawn) The method of Claim 18, further including performing a cleaning step following planarization. - 20. (Withdrawn) The method of Claim 18, further including: depositing a second plurality of layers on the surface of the diodes and the first dielectric; and etching the second plurality of layers into a second plurality of strips oriented in the second direction. - 21. (Withdrawn) The method of Claim 20, wherein the second plurality of strips include second terminals of the diodes. - 22. (Withdrawn) The method of Claim 14, wherein the first plurality of layers includes an antifuse layer fully etched through by the first patterning operation, but not fully etched through by the second patterning operation. - 23. (Withdrawn) The method of Claim 14, wherein the first plurality of layers includes an antifuse layer fully etched through by the first and second patterning operations. - 24. (Withdrawn) The method of Claim 21, wherein the array is a three-dimensional array and a portion of the second plurality of strips is etched in the first direction to form another plane of diodes. 25-33. (Cancelled) 34. (Withdrawn) A method of forming a pillar from a plurality of layers formed on a wafer, the method comprising: performing substantially back-to-back patterning steps, wherein a first patterning step etches a plurality of layers in a first direction, thereby forming patterned structures, wherein a second patterning step etches the patterned structure in a second direction, and wherein the first direction is different from the second direction. 35. (Withdrawn) A method of forming an active device, the method comprising: performing a first patterning operation on a first plurality of layers, the first patterning operation defining a first terminal of the active device; performing a second patterning operation on at least one patterned layer of the first plurality of layers, the second patterning operation defining a first feature of the active device, wherein the first and second patterning operations are performed substantially back-to-back; and performing a third patterning operation on a second plurality of layers, wherein the third patterning operation defines a second feature and a second terminal of the active device. 36. (Withdrawn) The method of Claim 35, wherein the first patterning operation includes: etching the first plurality of layers into a first plurality of strips oriented in a first direction. 37. (Withdrawn) The method of Claim 36, wherein the second patterning operation includes: etching at least one of the first plurality of strips in a second direction, the second direction being different than the first direction, to define the first feature. - 38. (Withdrawn) The method of Claim 37, further including: depositing a first dielectric after both first and second patterning operations; and planarizing the first dielectric to expose a surface of the active device. - 39. (Withdrawn) The method of Claim 38, wherein performing the third patterning operation is preceded by steps including: depositing a second plurality of layers on the surface of the active device and the first dielectric; and etching the second plurality of layers into a second plurality of strips oriented in the second direction. - 40. (Withdrawn) The method of Claim 39, wherein at least one strip of the second plurality of strips comprises the second feature, and wherein at least one other strip of second plurality of strips comprises the second terminal of the active device. - 41. (Withdrawn) The method of Claim 38, further including growing antifuse material on the exposed surface of the active device. - 42. (Withdrawn) Λ method of forming diodes in an array, the method comprising: performing a first patterning operation on a first plurality of layers, the first plurality of layers including a first silicon-type layer, the first patterning operation forming a first plurality of strips; and performing a second patterning operation on at least one layer of the first plurality of strips, the second patterning operation defining one feature of a plurality of diodes from the first silicon-type layer, wherein the first and second patterning operations are performed substantially back-to-back. - 43. (Withdrawn) The method of Claim 42, wherein the first plurality of strips are oriented in a first direction. - 44. (Withdrawn) The method of Claim 43, wherein during the second patterning operation at least one of the first plurality of strips is etched in a second direction, the second direction being different from the first direction. - 45. (Withdrawn) The method of Claim 42, wherein the first plurality of strips include first terminals of the diodes. - 46. (Withdrawn) The method of Claim 45, further including: depositing a first dielectric after first and second patterning operations; and planarizing the first dielectric to expose a surface of the diodes. - 47. (Withdrawn) The method of Claim 46, further including performing an HF dip following planarizing. - 48. (Withdrawn) The method of Claim 46, further including: depositing a second plurality of layers on the surface of the diodes and the first dielectric; and etching the second plurality of layers into a second plurality of strips oriented in the second direction. - 49. (Withdrawn) The method of Claim 48, wherein the second plurality of strips include second features and second terminals of the diodes. - 50. (Withdrawn) The method of Claim 46, further including growing antifuse material on the exposed surfaces of the diodes. - 51. (Withdrawn) The method of Claim 48, wherein the array is a threedimensional array and a portion of the second plurality of strips are etched in the first direction to form features of another plane of diodes. - 52. (Withdrawn) A method of isolating pillars on an integrated circuit, the method including: performing a first anisotropic etch on a first plurality of layers, thereby forming patterned structures; and performing a second anisotropic etch on the patterned structures, thereby forming the functional pillars, wherein the first and second anisotropic etches are performed substantially back-to-back. - 53. (Withdrawn) The method of Claim 52, wherein the first plurality of layers includes at least one silicon-type layer. - 54. (Withdrawn) The method of Claim 52, wherein the first plurality of layers includes at least one refractory metal layer. - 55. (Withdrawn) The method of Claim 52, wherein the first plurality of layers includes an antifuse layer. - 56. (Withdrawn) A method of forming diodes in an array, the method comprising: performing a first patterning operation on a first plurality of layers, the first plurality of layers including an N layer and two P+ layers sandwiching an antifuse layer, the first patterning operation forming a first plurality of strips; and performing a second patterning operation on at least the N layer of the first plurality of strips, wherein the first and second patterning operations are performed substantially back-to-back. - 57. (Withdrawn) The method of Claim 56, wherein the first plurality of strips are oriented in a first direction. - 58. (Withdrawn) The method of Claim 57, wherein during the second patterning operation at least the N layer is etched in a second direction, thereby forming a pillar, wherein the second direction is different than the first direction. - 59. (Withdrawn) The method of Claim 58, wherein the first plurality of strips include first terminals of the diodes. - 60. (Withdrawn) The method of Claim 59, wherein unetched strips of the first plurality of strips comprise first terminals of the diodes and etched strips of the first plurality of strips comprise at least a portion of the diodes. - 61. (Withdrawn) The method of Claim 60, further including: depositing a first dielectric after first and second patterning operations; and planarizing the first dielectric to expose a surface of the diodes. - 62. (Withdrawn) The method of Claim 61, further including performing a cleaning step following planarization. - 63. (Withdrawn) The method of Claim 61, further including: depositing a second plurality of layers on the surface of the diodes and the first dielectric; and etching the second plurality of layers into a second plurality of strips oriented in the second direction. - 64. (Withdrawn) The method of Claim 63, wherein the second plurality of strips include second terminals of the diodes. - 65. (Withdrawn) The method of Claim 56, wherein the first plurality of layers includes the antifuse layer fully etched through by the first patterning operation, but not fully etched through by the second patterning operation. - 66. (Withdrawn) The method of Claim 56, wherein the first plurality of layers includes the antifuse layer fully etched through by the first and second patterning operations. - 67. (Withdrawn) The method of Claim 64, wherein the array is a three-dimensional array and a portion of the second plurality of strips are etched in the first direction to form another plane of diodes.